Part Number Hot Search : 
IR900 ISL3155E 1N3998A OP260GS ONTROL 79L15A BU252 TD6304
Product Description
Full Text Search
 

To Download PCK2011 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 INTEGRATED CIRCUITS
PCK2011 Direct RAMbus Clock Generator
Preliminary specification 1999 Jan 19
Philips Semiconductors
Philips Semiconductors
Preliminary specification
Direct RambusTM Clock Generator
PCK2011
Overview
The Direct Rambus Clock Generator (DRCG) provides the Channel clock signals for a Direct Rambus memory subsystem. It includes signals to synchronize the Direct Rambus Channel clock to an external system clock. Contained in a 24-pin SSOP package, the DRCG provides an off-the-shelf solution for a broad range of Direct Rambus memory applications.
PIN CONFIGURATION
24 S0 23 S1 22 VDDO 21 GNDO 20 CLK 19 N/C 18 CLKB 17 GNDO 16 VDDO 15 MULT0 14 MULT1 13 S2
VDDLR REFCLK VDDP GNDP
1 2 3 4 5 6 7 8 9
Features
GNDl PCLKM SYNCLKN GNDC VDDC
* High Speed Clock Support
Provides a 400MHz differential clock source for Direct Rambus memory systems for an 800MHz data transfer rate.
*
Synchronization Flexibility The DRCG includes signals to synchronize the clock domains of the RambusR Channel with an external system or processor clock. Power Management Support The DRCG is able to turn off the Rambus Channel clock to minimize power for mobile and other power-sensitive applications: - In the "clock off" mode, the DRCG remains on while the output is disabled, allowing fast transitions between the clock-off and clock-on states. This mode could be used in conjunction with the Nap mode of the RDRAMs and Rambus ASIC Cell (RAC). - In the "power down" mode, the DRCG is completely powered down for minimum power dissipation. This mode is used in conjunction with the power down modes of the RDRAMs and RAC.
VDDIPD 10 STOPB 11 PWRDNB 12
*
SW00289
Related Documentation
Direct Rambus RAC Overview Direct Rambus Memory Controller Guide
Pin-outs
The DRCG is packaged in a 24-pin 150 mil SSOP. The pin configuration shows the preliminary pin-out. Table 1 describes the function and connection of each pin.
* Supports Independent Channel Clocking
The DRCG supports systems that do not require synchronization of the Rambus clock to another system clock.
Example System Clock Configuration
Figure 2 shows the clocking configuration for an example Direct Rambus subsystem. The configuration shows the interconnection of the system clock source, the Direct Rambus Clock Generator (DRCG), and the clock signals of a memory controller ASIC. The ASIC contains the RAC, the Rambus Memory Controller protocol engine (RMC), and logic to support synchronizing the Channel clock with the controller clock. (This diagram represents the differential clocks as a single Busclk wire.)
* Works with Philips PCK2010 to support Intel CK98 Clock
Synthesizer/Driver specification.
ORDERING INFORMATION
PACKAGES 24-Pin Plastic SSOP TEMPERATURE RANGE 0C to +70C OUTSIDE NORTH AMERICA PCK2011 DL NORTH AMERICA PCK2011 DL DRAWING NUMBER SOT340-1
1999 Jan 19
2
Philips Semiconductors
Preliminary specification
Direct RambusTM Clock Generator
PCK2011
Table 1. PIN DESCRIPTION
Pin # 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 Name VDDLR REFCLK VDDP GNDP GNDl PCLKM SYNCLKN GNDC VDDC VDDLPD STOPB PWRDnB S2 MULT1 MULT0 VDDO GNDO CLKB N/C CLK GNDO VDDO S1 S0 Type RefV In Pwr GND GND In In GND Pwr RefV In In In In In Pwr GND Out N/C Out GND Pwr In In Function Reference for REFCLK Reference clock VDD for PLL GND for PLL GND for control inputs Phase Detector Input Phase Detector Input GND for Phase Aligner VDD for Phase Aligner Reference for P.D. Inputs Active Low Output Disable Active Low power down Mode control input PLL multiplier select PLL multiplier select VDD for clock outputs GND for clock outputs Output Clock (complement) Not used Output Clock GND for clock outputs VDD for clock outputs Mode Control Mode Control Connect to CK133 Connect to CK133 3.3V Supply Ground Ground Connect to Controller Connect to Controller Ground 3.3V Supply Connect to Controller Connect to Controller 3.3V CMOS 3.3V CMOS 3.3V CMOS 3.3V CMOS 3.3V Supply Ground Connect to Rambus Channel Not connected (floating) Connect to Rambus Channel Ground 3.3V Supply 3.3V CMOS 3.3V CMOS Notes
1999 Jan 19
3
Philips Semiconductors
Preliminary specification
Direct RambusTM Clock Generator
PCK2011
This configuration achieves frequency-lock between the controller and Rambus Channel clocks (PCLK and SYNCLK). These clock signals are matched and phase-aligned at the RMC/RAC boundary in order to allow data transfers to occur across this boundary without additional latency. The main clock source drives the system clock (PCLK) to the ASIC, and also drives the reference clock (REFCLK) to the DRCG. REFCLK may or may not be the same frequency as PCLK. A PLL inside the DRCG multiplies REFCLK to generate the desired frequency for BUSCLK. BUSCLK is driven on the Rambus Channel through a terminated transmission line. At the mid-point of the Channel, the RAC senses BUSCLK using its own DLL for clock alignment, followed by a fixed divide-by- 4 circuit that generates SYNCLK.
Pclk is the clock used in the Rambus memory controller (RMC) in the ASIC. SYNCLK is the clock used at the ASIC interface of the RAC. The DRCG together with the Gear Ratio Logic enables the controller to exchange data directly from the PCLK domain to the SYNCLK domain without incurring additional latency for synchronization. In general, PCLK and SYNCLK can run at different frequencies, so the Gear Ratio Logic must select the appropriate M and N dividers such that the frequencies of PCLK/M and SYNCLK/N are equal. In one example, PCLK=133MHz and SYNCLK=100MHz, and M=4 while N=3, giving PCLK/M = SYNCLK/N = 33MHz. Figure 4 shows an example of the clock waveforms generated with the Gear Ratio Logic.
PCK2010
REFCLK
Direct Rambus Clock Generator (DRCG)
BUSCLK
RDRAMs SynClk/N RMC Pclk/M RAC
PCLK
M
N
/4 SYNCLK
DLL
Gear RatioLogic CONTROLLER
SW00290
Figure 1. System Clock Architecture The ASIC drives the output clocks, Pclk and SynClk/N from the Gear Ratio Logic to the DRCG Phase Detector inputs. The routing of the Pclk/M and SynClk/N signal traces must be matched in impedance and propagation delay on the ASIC as well as on the board. These signals are not part of the Rambus Channel and their routing must be matched by board designers. After comparing the phases of Pclk/M and SynClk/N, the DRCG Phase Detector drives a phase aligner that adjusts the phase of DRCG output clock, Busclk. Since the other elements in the distributed loop have a fixed delay, adjusting Busclk adjusts the phase of SynClk and thus the phase of SynClk/N. In this manner, the distributed loop adjusts the phase of SynClk/N to match that of Pclk/M, eliminating the phase error at the input of the DRCG. When the clocks are aligned, data can be exchanged directly from the Pclk domain to the SynClk domain. The Gear Ratio Logic supports four clock ratios (2.0, 1.5, 1.33, and 1.0), where the ratio is defined as the ratio of Pclk/SynClk. Since Busclk = 4*SynClk, this ratio also is equal to 4*Pclk/Busclk. Other ratios could be used, depending on particular system implementations.
1999 Jan 19
4
Philips Semiconductors
Preliminary specification
Direct RambusTM Clock Generator
PCK2011
Power Management Modes
The DRCG device has three operating states: NORMAL, CLKSTOP and POWERDOWN. In Normal mode, the clock source is on, and the output is enabled. In CLKSTOP mode, the clock source is on, but the output is disabled (STOPB deasserted). In Powerdown mode, the device is powered down with the control signal PwrDnB equal to 0. The control signals Mult0, Mult1, S0, S1 and S2 must be stable before power is applied to the device, and can only be changed in Power-down mode (PWRDNB=0).
Table 2. POWER MANAGEMENT MODES
MODE NORMAL CLKSTOP POWERDOWN PwrDnB 1 1 0 StopB 1 0 X Clk PACLK VX, STOP GND ClkB PACLKB VX, STOP GND
Upon applying power to the device, the device can enter any state, depending on the settings of the control signals, PwrDnB and StopB. The clock source output need not be glitch-free during state transitions.
PWRDNB
S0
S1
S2
STOPB
DRCG TEST MUX BYPASS MUX BYPCLK
PLLCLK X
CLK
REFCLK B PPL A
PHASE ALIGNER PACLK
CLKB
D
MULT 0 MULT 1
2
PCLKM
SYNCLKN
SW00360
Figure 2. Direct Rambus Clock Generator Package
1999 Jan 19
5
Philips Semiconductors
Preliminary specification
Direct RambusTM Clock Generator
PCK2011
Pclk
SynClk
Pclk/M = SynClk/N
SW00292
Figure 3. Gear Ratio Timing Diagram
PHYSICAL SPECIFICATION General Requirements
The clock source generates differential signals with specified jitter, voltage levels, duty cycle, and rise/fall times. Figure 5 shows the clock equivalent circuit.
In order to reduce signal attenuation and EMI, clock signal rise/fall times are controlled to within specifications. In addition, DRCG is able to receive input signals that are generated from different voltage power supplies. The phase detector signals come from the controller. The controller output voltage supply is connected to the pin VddIPD of DRCG, and is used as the reference for the two-phase detector input signals, PclkM and SynClkN. The output voltage supply is also used as the reference for the output enable/disable signal, StopB. The reference clock comes from the main clock source chip. The main clock source output voltage supply is connected to the pin VddIR of DRCG, and is used as the reference for the Refclk input signal.
ZCH Differential Driver
RT = ZCH
CHANNEL
Clock Jitter
ZCH RT = ZCH
The short-term jitter specification (over four cycles) for the clock source is under 100 ps maximum. Jitter is measured using a jitter measurement system that provides flexibility for measuring cycle-cycle jitter as a function of cycle count.
SW00291
Figure 4. Equivalent Circuit The driver produces a specified voltage swing on the Channel. The nominal value of the Channel impedance, Z CH , is 28 ohms.
Clock Source Specification
Rambus clock sources meet the output specifications listed in Table 4 when characterized under the operating conditions listed in Table 3.
1999 Jan 19
6
Philips Semiconductors
Preliminary specification
Direct RambusTM Clock Generator
PCK2011
Table 3. DC DEVICE CHARACTERISTICS
Symbol V DD TA tCYCLE ,IN tJ,IN DCIN fM,IN
3
Parameter Supply voltage Ambient operating temperature Refclk Input cycle time Input Cycle-to-cycle jitter1
Min 3.135 0 10 - 40% 30 0.25 - - 30 -0.5 25% 1 - - - - 0.7 - 0.7 - 0.7 1.3 1.3
Max 3.465 70 40 250 60% 33 0.5 0.6 0.54 100 0.5 75% 4 7 0.5 10 0.3 - 0.3 - 0.3 - 3.3 3.3
Unit V C ns ps tCYCLE kHz % % ns tCYCLE,PD tCYCLE,PD V/ns pF pF pF Vdd Vdd VddI,R VddI,R VddI,PD VddI,PD V V
Input duty cycle over 10,000 cycles Input frequency of modulation Modulation index Modulation index for triangular modulation
PM,IN PM IN 3 M,IN tCYCLE,PD tERR,INIT DCIN,PD tIR , tIF CIN,PD CIN,PD CIN,CMOS VIL VIH VIL,R VIH,R VIL,PD VIH,PD VDDI,R VDDI,PD
Modulation index for non-triangular
modulation4
Phase Detector input cycle time at PclkM & SynClkN Initial Phase error at Phase Detector inputs (Required range of Phase Aligner) Phase Detector input duty cycle over 10,000 cycles Input slew rate (measured at 20% - 80% of input voltage) for PclkM, SynClkN, and Refclk Input capacitance at PclkM, SynClkN, and Refclk2
Input capacitance matching at PclkM and SynClkN2 Input capacitance at CMOS pins2
Input (CMOS) signal low voltage Input (CMOS) signal high voltage Refclk input low voltage Refclk input high voltage Input signal low voltage for PD inputs and StopB Input signal high voltage for PD inputs and StopB Input supply reference for Refclk Input supply reference for PD inputs
NOTES: 1. Refclk jitter measured at VDDI,R(nom)/2 2. Capacitance measured at Freq = 1MHz, DC bias = 0.9V, and VAC < 100mV 3. If the input modulation is used, input modulation is allowed but not required. 4. The amount of allowed spreading for any non-triangular modulation is determined by the induced downstream tracking skew, which cannot exceed the skew generated by the specified 0.6% triangular modulation. Typically, the amount of allowed non-triangular modulation is about 0.5%.
1999 Jan 19
7
Philips Semiconductors
Preliminary specification
Direct RambusTM Clock Generator
PCK2011
Table 4. AC DEVICE CHARACTERISTICS
Symbol tCYCLE tJ tSTEP tERR,PD tERR,SSC DC tDC,ERR tCR , tCF tCR,CF VX, stop VX VCOS VOH VOL ROUT IOZ IOZ, stop Ipowerdown IClkStop Inormal Parameter Clock cycle time Cycle-to-cycle jitter at Clk/ClkB Total jitter over 2, 3, or 4 clock cycles1 Phase Aligner phase step size (at Clk/ClkB) Phase Detector phase error for distributed loop Measured at PclkM-SynClkN (rising edges) (does not include clock jitter) PLL output Phase error when tracking SSC Output duty cycle over 10,000 cycles Output cycle-to-cycle duty cycle error Output rise and fall times (measured at 20% - 80% of output voltage) Difference between rise and fall times on a single device (20% - 80%) Output voltage during Clkstop (StopB = 0) Differential output crossing-point voltage Output voltage swing (p-p single-ended) Output HIGH voltage Output LOW voltage Output dynamic resistance (at pins) Output current during Hi-Z (S0 = 0, S1 = 1) Output current during ClkStop (StopB = 0) Current on powerdown (PwrDnB = 0) Current on ClkStop (StopB = 0) Current on normal state (StopB = 1) Min 2.5 - - 1 - 100 - 100 40% - 250 - 1.1 1.3 0.4 - 1.0 12 - - - Max 3.75 60 100 - 100 100 60% 50 500 100 2.0 1.8 0.6 2.0 - 50 50 500 200 50 100 Unit ns ps ps ps ps ps tCYCLE ps ps ps V V V V V A A A mA mA
NOTE: 1. Output jitter specs measured at tCYCLE = 2.5ns. 2. VCOS = VOH - VOL 3. Rout = VO/IO; this is defined at the output pins.
Table 5. DRCG FUNCTIONS
REFCLK pin2 33 50 50 67 67 100 MULT0 pin15 1 0 1 0 0 1 MULT1 pin14 1 1 1 0 1 0 PLL multiplier 8 6 8 4 6 8/3 CLK/CLKB pins 20/18 267 300 400 267 400 267 Normal Bypass Test Vendor Test A Vendor Test B Reserved Output Test MODE S0 pin 24 0 1 1 0 1 1 0 S1 pin 23 0 0 1 0 0 1 1 S2 pin 13 0 0 0 1 1 1 x CLK pin 20 PAclk PLLclk Refclk - - - Hi-Z CLKB pin 18 PAclk PLLclk Refclk - - - Hi-Z
1999 Jan 19
8
Philips Semiconductors
Preliminary specification
Direct RAMbus Clock Generator
PCK2011
SSOP24: plastic shrink small outline package; 24 leads; body width 5.3 mm
SOT340-1
1999 Jan 19
9
Philips Semiconductors
Preliminary specification
Direct RAMbus Clock Generator
PCK2011
NOTES
1999 Jan 19
10
Philips Semiconductors
Preliminary specification
Direct RAMbus Clock Generator
PCK2011
Data sheet status
Data sheet status Objective specification Preliminary specification Product specification Product status Development Qualification Definition [1] This data sheet contains the design target or goal specifications for product development. Specification may change in any manner without notice. This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make chages at any time without notice in order to improve design and supply the best possible product. This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product.
Production
[1] Please consult the most recently issued datasheet before initiating or completing a design.
Definitions
Short-form specification -- The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition -- Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. Application information -- Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.
Disclaimers
Life support -- These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes -- Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088-3409 Telephone 800-234-7381 (c) Copyright Philips Electronics North America Corporation 1998 All rights reserved. Printed in U.S.A. print code Document order number: Date of release: 05-96 9397-750-04956
Philips Semiconductors
yyyy mmm dd 11


▲Up To Search▲   

 
Price & Availability of PCK2011

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X